Domain-Specific Processors (inbunden)
Format
Inbunden (Hardback)
Språk
Engelska
Antal sidor
280
Utgivningsdatum
2003-11-01
Upplaga
illustrated ed
Förlag
CRC Press Inc
Illustrationer
illustrations, index
Dimensioner
231 x 159 x 19 mm
Vikt
504 g
Antal komponenter
1
Komponenter
Contains 20 Hardbacks
ISBN
9780824747114
Domain-Specific Processors (inbunden)

Domain-Specific Processors

Systems, Architectures, Modeling, and Simulation

Inbunden Engelska, 2003-11-01
1689
Skickas inom 7-10 vardagar.
Fri frakt inom Sverige för privatpersoner.
Finns även som
Visa alla 1 format & utgåvor
Ranging from low-level application and architecture optimizations to high-level modeling and exploration concerns, this authoritative reference compiles essential research on various levels of abstraction appearing in embedded systems and software design. It promotes platform-based design for improved system implementation and modeling and enhanced performance and cost analyses. Domain-Specific Processors relies upon notions of concurrency and parallelism to satisfy performance and cost constraints resulting from increasingly complex applications and architectures and addresses concepts in specification, simulation, and verification in embedded systems and software design.
Visa hela texten

Passar bra ihop

  1. Domain-Specific Processors
  2. +
  3. Symbolic Parallelization of Nested Loop Programs

De som köpt den här boken har ofta också köpt Symbolic Parallelization of Nested Loop Programs av Alexandru-Petru Tanase, Frank Hannig, Jurgen Teich (inbunden).

Köp båda 2 för 2848 kr

Kundrecensioner

Har du läst boken? Sätt ditt betyg »

Bloggat om Domain-Specific Processors

Innehållsförteckning

Automatic VHDL Model Generation of Parameterized FIR Filters, E.George Walters III, John Glossner, Michael J. Schulte; An LUT-Based High Level Synthesis Framework for Reconfigurable Architectures Lo c Lagadec, Bernard Pottier, and Oscar Villellas-Guillen; Highly Efficient Scalable Parallel-Pipelined Architectures for Discrete Wavelet Transforms David Guevorkian, Petri Liuha, Aki Launiainen and Ville Lappalainen; Stride Permutation Access in Interleaved Memory Systems, Jarmo Takala and Tuomas Jarvinen; Modelling of Intra-task Parallelism in Task-level Parallel Embedded Systems, Andy D. Pimentel, Frank P. Terpstra, Simon Polstra and Joe E. Coffland; Energy Estimation and Optimization for Piecewise Regular Processor Arrays, Frank Hannig and, Juergen Teich; Automatic Synthesis of Efficient Interfaces for Compiled Regular Architectures, Steven Derrien, Anne-Claire Quillou, Patrice Quinton, Tanguy Risset and Charles Wagner; Goal-Driven Reconfiguration of Polymorphous Architectures, Sumit Lohani and Shuvra S. Bhattacharyya; Realizations of the Extended Linearization Model, Alexandru Turjan, Bart Kienhuis, Ed Deprettere; Communication Services for Networks on Chip, Andrei Radulescu and Kees Goossens; Single chip Multiprocessing for Consumer Electronics, Paul Stravers and Jan Hoogerbugge; Future Directions of (Programmable and Reconfigurable) Embedded Processors, Stephan Wong, Stamatis Vassiliadis, Sorin Cotofana.