Kees Goossens - Böcker
Visar alla böcker från författaren Kees Goossens. Handla med fri frakt och snabb leverans.
8 produkter
8 produkter
1 584 kr
Skickas inom 10-15 vardagar
The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs.
Memory Controllers for Real-Time Embedded Systems
Predictable and Composable Real-Time Systems
Inbunden, Engelska, 2011
1 069 kr
Skickas inom 10-15 vardagar
Verification of real-time requirements in systems-on-chip becomes more complex as more applications are integrated. Predictable and composable systems can manage the increasing complexity using formal verification and simulation. This book explains the concepts of predictability and composability and shows how to apply them to the design and analysis of a memory controller, which is a key component in any real-time system.
1 175 kr
Skickas inom 10-15 vardagar
The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs.
Memory Controllers for Real-Time Embedded Systems
Predictable and Composable Real-Time Systems
Häftad, Engelska, 2013
1 297 kr
Skickas inom 10-15 vardagar
Verification of real-time requirements in systems-on-chip becomes more complex as more applications are integrated. Predictable and composable systems can manage the increasing complexity using formal verification and simulation. This book explains the concepts of predictability and composability and shows how to apply them to the design and analysis of a memory controller, which is a key component in any real-time system.
Debugging Systems-on-Chip
Communication-centric and Abstraction-based Techniques
Inbunden, Engelska, 2014
1 069 kr
Skickas inom 10-15 vardagar
Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors.
Memory Controllers for Mixed-Time-Criticality Systems
Architectures, Methodologies and Trade-offs
Inbunden, Engelska, 2016
1 069 kr
Skickas inom 10-15 vardagar
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
Debugging Systems-on-Chip
Communication-centric and Abstraction-based Techniques
Häftad, Engelska, 2016
1 098 kr
Skickas inom 10-15 vardagar
This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly. Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors. The authors’ novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model. The authors also quantify the hardware cost and design effort to support their approach.
Memory Controllers for Mixed-Time-Criticality Systems
Architectures, Methodologies and Trade-offs
Häftad, Engelska, 2018
1 069 kr
Skickas inom 10-15 vardagar
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e.